# High mobility organic transistor patterned by the shadow-mask with all structure on a plastic substrate

Joo-Won Lee · Byeong-Kwon Ju · Jin Jang · Young-Soo Yoon · Jai-Kyeong Kim

Received: 20 October 2005 / Accepted: 5 January 2006 / Published online: 18 January 2007 © Springer Science+Business Media, LLC 2007

**Abstract** Pentacene thin film transistors fabricated without photolithographic patterning were fabricated on the plastic substrates. Both the organic/inorganic thin films and metallic electrode were patterned by shifting the position of the shadow-mask which accompanies the substrate throughout the deposition process. By using an optically transparent zirconium oxide (ZrO<sub>2</sub>) as a gate insulator and octadecyltrimethoxysilane (OTMS) as an organic molecule for self-assembled monolayer (SAM) to increase the adhesion between the plastic substrate and gate insulator and the mobility with surface treatment, high-performance transistor with field effect mobility 0.66 cm<sup>2</sup>/V s and  $I_{\rm on}/I_{\rm off} > 10^5$  was formed on the plastic substrate. This

J.-W. Lee (🖂) · J.-K. Kim

Opto-Electric Materials Research Center, Korea Institute of Science and Technology, Seoul 136-791, Korea e-mail: won@kist.re.kr

J.-W. Lee · J. Jang Department of Physics, Kyunghee University, Seoul 130-701, Korea

B.-K. Ju

Department of Electrical Engineering, Korea University, Anam-Dong, Seongbuk-Gu, Seoul 136-701, Korea e-mail: bkju@korea.ac.kr

#### Y.-S. Yoon

Department of Advanced Technology Fusion, Konkuk University, Hwayang-dong Gwangjin-gu, Seoul 143-701, Korea e-mail: ysyoon@konkuk.ac.kr

J.-K. Kim e-mail: jack@kist.re.kr technique will be applicable to all structure deposited at low temperature and suitable for an easy process for flexible display.

## Introduction

Organic thin films have been widely studied due to their potential for application related to large area, low-cost electronics and their compatibility with flexible substrate [1-4]. Significant improvements have been made in the performance of these materials through the optimization of deposition parameter, materials purification, and optimized design of device and gate geometry.

Among many organic materials, the mobility of pentacene was superior to that of the other organic candidate materials for Organic Thin Film Transistor (OTFT). It was also known that an undoped pentacene crystal is a p-type semiconductor. Also, it is usually deposited by thermal evaporation technique under specific process condition such as substrate and deposition rate [5]. However, processing of organic devices including pentacene is difficult. A typical problem in fabricating more advanced organic-based integrated circuits is that it is difficult to pattern the organic active layer using photolithography and etching, or to pattern layers deposited on top of the organic active layer. While bulk pentacene is relatively insoluble and nonreactive in the typical solvents used in photolithographic processing, Thin Film Transistor (TFT) performance is dramatically degraded after exposure to solvents [6].

In addition, the performance of the device on a plastic substrate is much lower than that of the device

on silicon and glass substrate. Most of all, the low thermal tolerance, poor surface morphology and non-rigidness of plastic substrate mainly account for the poor device performance [7].

In this study, we will present a technique for improving performance of an OTFT using the shadow-mask process. Shadow-mask is generally used to define the source/drain as an electrode and the pentacene as an active layer, but we expanded this technique to all layer of organic TFT with ZrO<sub>2</sub> as a gate dielectric layer, which is one of the most promising materials due to its high permittivity of 20-25, excellent adhesion and good mechanical stability with PES film [8, 9]. ZrO<sub>2</sub> is an attractive candidate since it has a high dielectric constant (15-22), a high breakdown field (15–20 MV/cm), a large band gap (5–7 eV) [10], and may be thermodynamically stable on silicon. Kinetically, however, interfacial reactions between ZrO<sub>2</sub> and silicon remain a critical issue in determining its applicability in MOS capacitors and MOSFETs. It has been used in waveguides and interferometers, and for coating high power laser mirrors [11, 12]. And, OTMS has been applied to improve the field effect mobility of OTFTs through the better quality of the organic active material/dielectric interface. The OTMS, which is well known as an important activator in the surface modification process, is one of the most widely used materials for the hydrophobic SAMs containing alkyl silanes, resulting in the chemical bond formation by an intermolecular interaction between OTMS and  $ZrO_2$  [13]. We formed the OTMS on a hydrophilic ZrO<sub>2</sub> surface so that the long alkyl tails form a tightly packed monolayer while the Si adheres to the surface of ZrO<sub>2</sub> through Si-O covalent bonds [14, 15].

## **Experimental**

In our process, OTFTs have been fabricated using evaporation chamber including optical aligner for shadow-mask process (Fig. 1a). This optical aligner located at top side on chamber to control through view port with the video-view split field microscope and the shadow-mask was designed for operation of aligns easy to evaporation process with align mark. Figure 1b shows a schematic diagram of the shadow-mask and substrate assembly. The substrate is held fixed while the mask can be moved in three different directions, namely X, Y and  $\theta_z$ . The patterning of all layer is achieved by deposition through the four-level shadowmask aperture, whose position relative to substrate is precisely aligned for etch layer. Polyethersulfone (PES) films are used as flexible substrates. After curing of PES to eliminate the minute pin-holes for 60 min at 120 °C, Au of 80 nm thick as a gate electrode was thermally evaporated by using a shadow-mask under vacuum of less than  $2 \times 10^{-6}$  Torr. On the patterned gate electrode, a 250-nm thick ZrO<sub>2</sub> for gate dielectric layer was deposited by the e-beam at relatively low temperature (<120 °C). Following the



Fig. 1 A schematic diagram of evaporator including optical aligner for shadow-mask process. (a) Fundamental concept of shadow-mask process and (b) a schematic diagram of the shadow-mask and substrate assembly

**Fig. 2** Photograph of the fabricated pentacene TFT on plastic substrate and schematic structure of bottom-contact pentacene TFT



gate dielectric layer deposition, in order to have a good affinity of organic molecule on the surface of the dielectric layer, we modified the surface of  $ZrO_2$  by using combinational SAMs of alkyl silanes. The SAMs deposition was performed by soaking a solution of OTMS/isopropanol (1:20/v:v) for 2–3 min under nitrogen atmosphere. Source and drain electrodes were aligned by the shadow-mask aligner consisting of 100 nm Au and were deposited onto the gate dielectric layer using thermal evaporation. The channel length *L* is 200  $\mu$ m and width *W* is 1,000  $\mu$ m.

Pentacene as an active layer was grown by vacuum evaporation at a working pressure of  $2 \times 10^{-6}$  Torr. During the pentacene deposition, the substrate temperature was held at 60 °C. The thickness of pentacene film was 100 nm with a deposition rate of 1 Å/s. A schematic diagram of bottom-contact structured OTFT used in this study and photograph of the fabricated device on flexible substrate were shown in Fig. 2.

Electrical measurements were performed at room temperature in air by using a parameter analyzer (HP4145, Hewlett-Packard). Capacitance measurements of the  $ZrO_2$  were carried out by using a C-V analyzer (Keithly 590—1 MHz). The cross-sectional



Fig. 3 High frequency (1 MHz) capacitance (C–V) characteristics of the dielectric layer ( $ZrO_2$ ) deposited on a heavily doped *n*-type silicon substrate

structure was observed by scanning electron microscope (SEM). For the evidence of the reaction of the OTMS with  $ZrO_2$ , we took Infra-red spectroscopy with the reaction mixture. All the electrical measurements of fabricated devices were performed in a dark room without any considerations to prevent the degradation phenomena of pentacene film.

## **Results and discussion**

Figure 3 presents the high frequency (1 MHz) capacitance–voltage (C–V) characteristics of Metal–Insulator–Silicon (MIS) structure in order to acquire the dielectric characteristics of  $ZrO_2$ . The capacitance was measured as the maximum value of 1 and the minimum value of 0.96 when the applied voltage was increased from –10 V to 10 V. The flat-band voltage of new oxide material was calculated as –0.16 V in the characteristic curve.

Figure 4 shows the cross-section image of the fabricated device of active area on PES substrate. The thickness of gate electrode (Au) was about 80 nm before  $ZrO_2$  evaporation. The 250 nm thick  $ZrO_2$  layer was evaporated on top of the gate electrode by e-beam evaporator. Finally, pentacene as an active layer was grown by vacuum evaporation at a working pressure of  $2 \times 10^{-6}$  Torr. The thickness of pentacene film was 100 nm with a deposition rate of 1 Å/s. During the formation of pentacene layer, the substrate temperature was held at 60 °C.

Figure 5 shows electrical characteristics of the organic pentacene TFTs with a channel width of 1,000  $\mu$ m and length of 200  $\mu$ m in the absence of the surface treatment. The kink phenomena shown in Fig. 5a drain current – drain voltage  $(I_D - V_D)$  characteristics are attributable to the increased surface potential barrier height between a pentacene organic layer and a gate dielectric layer, resulting in the serious device degradation. Figure 5b drain current – gate voltage  $(I_D - V_G)$  curve illustrates the electrical characteristics such as on/off current ratio of 10<sup>4</sup> and the



Fig. 4 SEM image of cross-sectional devices composed of PES/ Au/ZrO<sub>2</sub>/pentacene

field effect mobility of  $0.12 \text{ cm}^2/\text{V}$  s at the drain voltage of -0.1 V; all of these characteristics are similar to those commonly obtained for photo-lithographically defined pentacene TFTs.



**Fig. 5** Electrical properties of shadow-mask processed TFT in the absence of OTMS treatment on gate insulator. (a) Electrical characteristics of drain current ( $I_D$ ) versus voltage ( $V_D$ ) at various gate voltages ( $V_G$ ) and (b) Electrical characteristics of  $I_D$ versus  $V_G$  and field effect mobility at drain voltages ( $V_D$ ) of 0.1 V

However, considering the possible positive effect of the organic molecules modifying the surface of gate dielectrics, we applied OTMS as the organic molecules on the surface of gate dielectric layer. The OTMS deposited on the ZrO<sub>2</sub> surface was confirmed by Infrared spectroscopy as shown in Fig. 6. Two sharp stretching bands at 2,921 cm<sup>-1</sup> and 2,850 cm<sup>-1</sup> indicates that the sample has an aliphatic C–H, which comes from the reacted OTMS (Fig. 6b). Two peaks at 1,459 cm<sup>-1</sup> and 1,431 cm<sup>-1</sup> are for the aliphatic C–H bending. In addition, one sharp stretching band at 1,083 cm<sup>-1</sup> is for C–O single bond.

Figure 7(a)  $I_{\rm D} - V_{\rm D}$  and (b)  $I_{\rm D} - V_{\rm G}$  show electrical characteristics for the organic pentacene TFTs with a channel width of 1,000 µm and a channel length of 200 µm in the presence of the OTMS surface treatment on the gate dielectrics. It is clear that the organic pentacene TFTs with the OTMS treatment show the better device characteristics. The mobility increased up to 0.66 cm<sup>2</sup>/V s and the on/off current ratio of 10<sup>5</sup> could be obtained. These remarkably improved characteristics of the OTFT seem to be ascribed to the



Fig. 6 Infra-red spectra of the  $ZrO_2$ -OTMS deposition. Sample was prepared by deposition of  $ZrO_2$  on the silicon wafer followed by surface treatment of the OTMS



**Fig. 7** Electrical properties of shadow-mask processed TFT in the presence of OTMS treatment on gate insulator. (**a**) Electrical characteristics of drain current ( $I_D$ ) versus voltage ( $V_D$ ) at various gate voltages ( $V_G$ ) and (**b**) Electrical characteristics of  $I_D$ versus  $V_G$  and field effect mobility at drain voltages ( $V_D$ ) of 0.1 V

uniformity of the pentacene grain as well as the enhanced contact edge effect between the surface modified gate dielectrics and organic pentacene molecules as mentioned earlier. In addition, the hydrophobic pentacene molecules became more feasible to bind with the hydrophobic tails of organic molecules on the surface treated gate dielectric layer. Therefore, we can understand that the intermolecular chemical reaction between the OTMS and ZrO<sub>2</sub> brings the more improved device performance. It can also be expected that a substitution reaction of the -OCH<sub>3</sub> group of the OTMS with the ZrO<sub>2</sub> gave a ZrO<sub>2</sub>-OTMS compound on which the organic pentacene molecule was easily deposited because the van der Waal's lipophilic attraction between the OTMS and the pentacene are strong enough to have an intermolecular interaction, providing the excellent adhesion of the organic pentacene molecules on the dielectrics.

### Conclusion

We have presented the electrical characteristics of pentacene organic thin film transistors fabricated on flexible polyethersulfone (PES) film through a fourlevel shadow-mask process. The alignment technique by using shadow-mask was used to form source/drain since it was expected to provide a low cost process and it is possible to one-step process from patterning to passivation without breaking vacuum in the chamber. Zirconium oxide as a new material layer, which has good properties as gate dielectric layer was used. It is found that chemical treatment of the gate dielectric surface with OTMS gives rise to a remarkable increase of field effect mobility 0.66 cm<sup>2</sup>/V s and  $I_{on}/I_{off} > 10^5$ formed on the plastic substrate. This technique will be applicable to all structure deposited at low temperature and suitable for an easy process for flexible display.

Acknowledgment This work was supported by grant No. 2M18850 from the project of NANO TECHNOLOGY RESEARCH ASSOCIATION.

#### Reference

- 1. Nelson SF, Lin Y-Y, Gundlach DJ, Jackson TN (1998) Appl Phys Lett 72:1854
- Sheraw CD, Zhou L, Huang JR, Gundlach DJ, Jackson TN, Kane MG, Hill IG, Hammond MS, Campi J, Greening BK, Francl J, West J (2002) Appl Phys Lett 80:1088
- Dimitrakopoulos CD, Kymissis I, Purushothaman S, Neumayer DA, Duncombe PR, Laibowitz RB (1999) Adv Mater (Weinheim, Ger) 11:1372
- Dimitrakopoulos CD, Purushothaman S, Kymissis I, Callegair A, Shaw JM (1999) Science 283:822
- 5. Dimitrakopouls CD, Brown AR, Pomp A (1996) J Appl Phys 80:2501
- Gundlacha DJ, Schlom DG, Nelson SF, Jackson TN (1999) Appl Phys Lett 74:3302
- Jackson TN, Lin YY, Gundlach DJ, Klauk H (1998) IEEE J Sel Top Quantum Electron 4:1
- 8. Copel M, Gribelyuk M, Gusev EP (2000) Appl Phys Lett 76:436
- 9. Jeon S, White JM, Kwong DL (2001) Appl Phys Lett 78:368
- 10. Robertson J (2000) J Vac Sci Technol B 18:1785
- 11. Urlacher C, Marco de Luca C, Bernstein E, Jacquier B, Mugnier J (1999) Opt Mater (Amsterdam, Neth) 12:19
- 12. Mcleod HA (1986) Thin film optical filters, 2nd edn. Adam Hilger, Bristol, 519 pp
- Mooney JF, Hunt AJ, Mcintosh JR, Liberko CA, Walba DM, Rogers CT (1996) Proc Natl Acad Sci USA 93:12287
- Parikh AN, Allara DL, Azouz IB, Rondelez F (1994) J Phys Chem 98:7577
- 15. Brzoska JB, Azouz IB, Rondelezz F (1994) Langmuir 10:4367